Unit-2

Unit-2

# Boolean Algebra and Logic Gates

Boolean Algebra and

**Logic Gates** 



# **Boolean Algebra**

#### Boolean Algebra Laws AND

laws

1.  $\Diamond \Diamond \cdot 0 = 0$ 

$$2. \diamondsuit \diamondsuit \cdot 1 = \diamondsuit \diamondsuit$$

$$=$$

Commutative laws

1. 
$$\diamondsuit\diamondsuit + \diamondsuit\diamondsuit = \diamondsuit\diamondsuit + \diamondsuit\diamondsuit$$

$$2. \diamondsuit \diamondsuit \cdot \diamondsuit \diamondsuit = \diamondsuit \diamondsuit \cdot \diamondsuit \diamondsuit$$

OR laws

1. •• + 
$$0 = ••$$

$$2. \diamondsuit \diamondsuit + 1 = 1$$

$$= \hat{\mathbf{v}}\hat{\mathbf{v}}$$

☐ Associative laws

1. 
$$\diamondsuit \diamondsuit + \diamondsuit \diamondsuit + \diamondsuit \diamondsuit = \diamondsuit \diamondsuit +$$

$$(\diamondsuit \diamondsuit + \diamondsuit \diamondsuit) 2. \diamondsuit \diamondsuit \cdot \diamondsuit \diamondsuit \diamondsuit \diamondsuit =$$

# Idempotent laws **Boolean Algebra Laws** Distributive

laws

$$1. \diamondsuit \diamondsuit \diamondsuit \diamondsuit + \diamondsuit \diamondsuit = \diamondsuit \diamondsuit \diamondsuit \diamondsuit + \diamondsuit \diamondsuit \diamondsuit$$

$$2. \diamondsuit \diamondsuit + \diamondsuit \diamondsuit \diamondsuit \diamondsuit = (\diamondsuit \diamondsuit + \diamondsuit \diamondsuit)(\diamondsuit \diamondsuit + \diamondsuit \diamondsuit)$$

$$1. \diamondsuit \diamondsuit \cdot \diamondsuit \diamondsuit = \diamondsuit \diamondsuit$$

$$2. \diamondsuit \diamondsuit + \diamondsuit \diamondsuit = \diamondsuit \diamondsuit$$

□ De Morgan's Theorem

$$1. \diamondsuit \diamondsuit + \diamondsuit \diamondsuit = \diamondsuit \diamondsuit ^{\Pi_{0}} \diamondsuit \diamondsuit ^{(0)}$$

$$2. \diamondsuit \diamondsuit \diamondsuit = \diamondsuit \diamondsuit^{\Pi_0} + \diamondsuit \diamondsuit^{(0)}$$

#### Break the line change the sign

□ Redundant Literal Rule 
$$1. \diamondsuit \diamondsuit + \diamondsuit \diamondsuit$$
  $^{\Pi_{3}} \diamondsuit \diamondsuit =$ 

Absorption laws

2. 
$$\Diamond \Diamond (\Diamond \Diamond + \Diamond \Diamond) = \Diamond \Diamond \overline{\overline{A}} = A$$

| A | В | С | A+B+C | A+B+<br>C | ΑĽ | <b>**</b> | <b>♦</b> • | A B |
|---|---|---|-------|-----------|----|-----------|------------|-----|
|   |   |   |       |           |    |           |            | Cw  |
| 0 | 0 | 0 | 0     | 1         | 1  | 1         | 1          | 1   |
| 0 | 0 | 1 | 1     | 0         | 1  | 1         | 0          | 0   |
| 0 | 1 | 0 | 1     | 0         | 1  | 0         | 1          | 0   |
| 0 | 1 | 1 | 1     | 0         | 1  | 0         | 0          | 0   |

| 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
| 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

From truth table, it is clearly visible that L.H.S. = R.H.S. Hence, the complement of a sum of variables is equal to the product of their individual complements.

5

|   |   |   |   |   |   |   | ത | + C <sub>@</sub> |
|---|---|---|---|---|---|---|---|------------------|
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1                |
| 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1                |
| 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1                |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1                |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1                |
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1                |
| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1                |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0                |

From truth table, it is clearly visible that L.H.S. = R.H.S. Hence, the complement of a product of variables is equal to the sum of their individual complements.

# Reducing Boolean Expression (Example - 1) Reduce the expression

$$(1 + A = 1)$$

(Distributive law) (Distributive law) (A.A = A)

#### **(Example - 2)** ☐ Reduce the expression

(De-Morgan's law) (De-Morgan's law) (Distributive















### **Logic Gates**



#### **Logic Gates**

☐ Most basic logical unit of the digital system is gate

#### circuit. Types of gate circuits are as follows

- 1. AND Gate
- 2. OR Gate
- 3. NOT Gate (Inverter)
- 4. NOR Gate
- 5. NAND Gate
- 6. XOR Gate
- 7. XNOR Gate



**1. AND Gate** AND Gate has an output which is normally at logic level "0" and only goes "HIGH" to a logic level "1" when ALL of its inputs are at logic level "1" Logic Notation

2-input AND Gate Truth Table

A B C

| 0 | 0 | 0 | 1                     | 1  | 1 |
|---|---|---|-----------------------|----|---|
| 0 | 1 | 0 |                       |    |   |
| 1 | 0 | 0 | <b>⋄</b> = <b>⋄</b> • | •• |   |



#### 2. OR Gate

OR Gate or Inclusive-OR gate has an output which is normally at logic level "0" and only goes "HIGH" to a logic level "1" when one or more of its inputs are at logic level "1".

#### **Logic Notation**

2-input OR Gate Truth Table

A

 $\mathsf{BC}$ 

A B C

| 0 | 0 | 0 | 1 | 1    | 1 |
|---|---|---|---|------|---|
| 0 | 1 | 1 |   |      |   |
| 1 | 0 | 1 |   | + •• |   |

3. NOT (Inverter) Gate I NOT gate has

an output which is always opposite to input level.

#### **Logic Notation**

A C

A

| 0 | 1 |
|---|---|
| 1 | 0 |



- **4. NOR Gate** NOR Gate is an OR gate followed by an inverter.
- □ NOR Gate has an output which is normally at logic level "1" and only goes "LOW" to a logic level

"0" when one or more of its inputs are at logic level "1".

#### **Logic Notation**

2-input NOR Gate Truth Table

| Α  |   |   |
|----|---|---|
| ВС |   |   |
| A  | В | С |

|    | 0 | 0 | 1 | 1 | 1                   | 0 |
|----|---|---|---|---|---------------------|---|
|    | 0 | 1 | 0 |   | ,                   |   |
| -[ | 1 | 0 | 0 |   | <b>?</b> + <b>?</b> |   |



- **5. NAND Gate** I NAND Gate is an AND gate followed by an inverter.
- □ NAND Gate has an output which is normally at logic level "1" and only goes "LOW" to a logic level "0" when ALL inputs are at logic level "1".

#### **Logic Notation**

2-input NAND Gate Truth Table

Α

 $\mathsf{BC}$ 

A B

|   | 0 | 0 | 1 | 1 | 1                   | 0 |
|---|---|---|---|---|---------------------|---|
|   | 0 | 1 | 1 |   |                     |   |
| _ | 1 | 0 | 1 |   | <b>*</b> • • • • )′ |   |



#### 6. Exclusive-OR (X-OR) Gate

□ X-OR gate that has 1 state when one and only one of its two inputs assumes a logic 1 state and has 0 state when all of its input are same.

☐ Also known as anti-coincidence gate or inequality detector.

**Logic Notation** 

2-input XOR Gate Truth Table

A

 $\mathsf{BC}$ 

A B C

| 0 | 0 | 0 | 1 | 1           | 0 |
|---|---|---|---|-------------|---|
| 0 | 1 | 1 |   |             |   |
| 1 | 0 | 1 |   | $\oplus$ �� |   |



#### 7. Exclusive-NOR (X-NOR) Gate

- X-NOR gate that has 1 state when all of its input are same and has 0 state when one of its input has 0 state and other input is 1 state.
- ☐ Also known as **coincidence gate** or **equality detector**.

#### **Logic Notation**

#### 2-input XNOR Gate Truth Table

A

 $\mathsf{BC}$ 

| Α | В | С |
|---|---|---|
|   |   | _ |

| 0 | 0 | 1 | 1                                                     | 1     | 1 |
|---|---|---|-------------------------------------------------------|-------|---|
| 0 | 1 | 0 |                                                       |       |   |
| 1 | 0 | 0 | $\hat{\mathbf{v}} = \hat{\mathbf{v}}\hat{\mathbf{v}}$ | •) �� |   |

#### NAND as Universal Gate

(AB)' ((AB)')' = AB AND using NAND

A A' AB NOT using NAND

A'

A

(A'B')' = (A+B)

B

B'

OR using NAND







#### NOR as Universal Gate A A' A<sub>B</sub>(A+B)' ((A+B)')' = A+B

NOT using NOR OR using NOR

A'

Α

$$(A'+B')' = AB$$

B

B'

AND using NOR





**XOR** using **NOR** 

### Principle of Duality

- The principle of duality says that given an expression which is always valid in boolean algebra, the dual expression is also always valid.
- ○To form the dual of an algebraic expression you simply need to:
- ○1) Interchange AND and OR operators

○2) Replace 1's with 0's and 0's with 1's



## **Example**





# **Example**





- Logical functions are generally expressed in terms of different combinations of logical variables with their true forms as well as the complement forms.
- An arbitrary logic function can be expressed in the following forms.

- (i) Sum of the Products (SOP)
- (ii) Product of the Sums (POS)



| Logical product (AND function) of several variables | Logical sum (OR function) of several variables |
|-----------------------------------------------------|------------------------------------------------|
| AND                                                 | OR                                             |

| True or complemented                   | True or complemented         |
|----------------------------------------|------------------------------|
| ABC'                                   | A + B + C'                   |
| Standard product                       | Standard sum                 |
| Variables multiplied<br>(concatenated) | Variables added (plus signs) |





Logical product (AND) of two or more logical sum (OR) terms

Logical sum (OR) of two or more logical product (AND) terms

OR on AND operated variables AND on OR operated variables

Product terms combined using OR Sum terms combined using AND

$$Y = AB + BC + AC$$
 or  $Y = (A + B + C)(A + B' + C)(A + B + C')$  or  $Y = (A + B + C)(A' + B' + C')$   $Y = (A + B + C)(A' + B' + C')$ 

Sum of product terms Product of sum terms

Standard form for digital circuits Alternate form for digital circuits





 Before discussing about canonical or normal form of SOP and POS, we must be familiar with

#### OMinterms & Maxterms



true or complemented form OR operation of all variables in true or

#### complemented form

AND (Product) OR (Sum)

Each variable appears exactly once in each sum

Each variable appears exactly

once in

term

each product term

x'y'z, xy'z, xyz', xyz

2<sup>n</sup> for n

variables 2<sup>n</sup> for n variables

True form (1), complemented

form (0) True form (0), complemented form (1)

**Concatenation of variables** 

with AND operation Addition of variables with OR operation

f(x, y, z) = x'y'z + xy'z + xyz' +

All variables must appear in each product term for it to be a minterm

All variables must appear in each sum term for it to be a maxterm

$$xyz$$
f(x, y, z) = (x + y + z)(x' + y + z)(x + y' + z)(x + y + z')

$$f(x, y) = x + xy$$
 Not a minterm

$$f(x, y, z, w) = (x + y')(x' + y' + z + w')(x + y + z')$$
 Not all maxterms







Λ

- When a Boolean function is expressed as the logical sum of all the minterms from the rows of a truth table, for which the value of the function is 1, it is referred to as the canonical sum of product expression.
- For example, if the canonical sum of product form of a three-variable logic function F has the minterms A'BC, AB'C, and ABC', this can be expressed as the sum of the decimal codes corresponding to these minterms as below











A













When a Boolean function is expressed as the logical product of all the maxterms from the rows of a truth table, for which the value of the function is 0, it is referred to as the canonical product of sum expression.

 For example, if the canonical product of sums form of a three variable logic function F has the maxterms A + B + C, A + B' + C, and A' + B + C', this can be expressed as the product of the decimal codes corresponding to these maxterms as below,

















A

























